1 /* 2 * Copyright (c) 2003, 2015, Oracle and/or its affiliates. All rights reserved. 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. 4 * 5 * This code is free software; you can redistribute it and/or modify it 6 * under the terms of the GNU General Public License version 2 only, as 7 * published by the Free Software Foundation. 8 * 9 * This code is distributed in the hope that it will be useful, but WITHOUT 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 12 * version 2 for more details (a copy is included in the LICENSE file that 13 * accompanied this code). 14 * 15 * You should have received a copy of the GNU General Public License version 16 * 2 along with this work; if not, write to the Free Software Foundation, 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. 18 * 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA 20 * or visit www.oracle.com if you need additional information or have any 21 * questions. 22 * 23 */ 24 25 #ifndef OS_CPU_LINUX_X86_VM_ORDERACCESS_LINUX_X86_INLINE_HPP 26 #define OS_CPU_LINUX_X86_VM_ORDERACCESS_LINUX_X86_INLINE_HPP 27 28 #include "runtime/atomic.inline.hpp" 29 #include "runtime/orderAccess.hpp" 30 #include "runtime/os.hpp" 31 32 // Implementation of class OrderAccess. 33 34 // A compiler barrier, forcing the C++ compiler to invalidate all memory assumptions 35 static inline void compiler_barrier() { 36 __asm__ volatile ("" : : : "memory"); 37 } 38 39 inline void OrderAccess::loadload() { compiler_barrier(); } 40 inline void OrderAccess::storestore() { compiler_barrier(); } 41 inline void OrderAccess::loadstore() { compiler_barrier(); } 42 inline void OrderAccess::storeload() { fence(); } 43 44 inline void OrderAccess::acquire() { compiler_barrier(); } 45 inline void OrderAccess::release() { compiler_barrier(); } 46 47 inline void OrderAccess::fence() { 48 if (os::is_MP()) { 49 // always use locked addl since mfence is sometimes expensive 50 #ifdef AMD64 51 __asm__ volatile ("lock; addl $0,0(%%rsp)" : : : "cc", "memory"); 52 #else 53 __asm__ volatile ("lock; addl $0,0(%%esp)" : : : "cc", "memory"); 54 #endif 55 } 56 compiler_barrier(); 57 } 58 59 template<> 60 inline void OrderAccess::specialized_release_store_fence<jbyte> (volatile jbyte* p, jbyte v) { 61 __asm__ volatile ( "xchgb (%2),%0" 62 : "=q" (v) 63 : "0" (v), "r" (p) 64 : "memory"); 65 } 66 template<> 67 inline void OrderAccess::specialized_release_store_fence<jshort>(volatile jshort* p, jshort v) { 68 __asm__ volatile ( "xchgw (%2),%0" 69 : "=r" (v) 70 : "0" (v), "r" (p) 71 : "memory"); 72 } 73 template<> 74 inline void OrderAccess::specialized_release_store_fence<jint> (volatile jint* p, jint v) { 75 __asm__ volatile ( "xchgl (%2),%0" 76 : "=r" (v) 77 : "0" (v), "r" (p) 78 : "memory"); 79 } 80 81 #ifdef AMD64 82 template<> 83 inline void OrderAccess::specialized_release_store_fence<jlong> (volatile jlong* p, jlong v) { 84 __asm__ volatile ( "xchgq (%2), %0" 85 : "=r" (v) 86 : "0" (v), "r" (p) 87 : "memory"); 88 } 89 #endif // AMD64 90 91 template<> 92 inline void OrderAccess::specialized_release_store_fence<jfloat> (volatile jfloat* p, jfloat v) { 93 release_store_fence((volatile jint*)p, jint_cast(v)); 94 } 95 template<> 96 inline void OrderAccess::specialized_release_store_fence<jdouble>(volatile jdouble* p, jdouble v) { 97 release_store_fence((volatile jlong*)p, jlong_cast(v)); 98 } 99 100 #define VM_HAS_GENERALIZED_ORDER_ACCESS 1 101 102 #endif // OS_CPU_LINUX_X86_VM_ORDERACCESS_LINUX_X86_INLINE_HPP