1 /* 2 * Copyright (c) 2000, 2015, Oracle and/or its affiliates. All rights reserved. 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. 4 * 5 * This code is free software; you can redistribute it and/or modify it 6 * under the terms of the GNU General Public License version 2 only, as 7 * published by the Free Software Foundation. 8 * 9 * This code is distributed in the hope that it will be useful, but WITHOUT 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 12 * version 2 for more details (a copy is included in the LICENSE file that 13 * accompanied this code). 14 * 15 * You should have received a copy of the GNU General Public License version 16 * 2 along with this work; if not, write to the Free Software Foundation, 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. 18 * 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA 20 * or visit www.oracle.com if you need additional information or have any 21 * questions. 22 * 23 */ 24 25 #ifndef CPU_X86_VM_GLOBALS_X86_HPP 26 #define CPU_X86_VM_GLOBALS_X86_HPP 27 28 #include "utilities/globalDefinitions.hpp" 29 #include "utilities/macros.hpp" 30 31 // Sets the default values for platform dependent flags used by the runtime system. 32 // (see globals.hpp) 33 34 define_pd_global(bool, ConvertSleepToYield, true); 35 define_pd_global(bool, ShareVtableStubs, true); 36 define_pd_global(bool, NeedsDeoptSuspend, false); // only register window machines need this 37 38 define_pd_global(bool, ImplicitNullChecks, true); // Generate code for implicit null checks 39 define_pd_global(bool, TrapBasedNullChecks, false); // Not needed on x86. 40 define_pd_global(bool, UncommonNullCast, true); // Uncommon-trap NULLs passed to check cast 41 42 // See 4827828 for this change. There is no globals_core_i486.hpp. I can't 43 // assign a different value for C2 without touching a number of files. Use 44 // #ifdef to minimize the change as it's late in Mantis. -- FIXME. 45 // c1 doesn't have this problem because the fix to 4858033 assures us 46 // the the vep is aligned at CodeEntryAlignment whereas c2 only aligns 47 // the uep and the vep doesn't get real alignment but just slops on by 48 // only assured that the entry instruction meets the 5 byte size requirement. 49 #if defined(COMPILER2) || INCLUDE_JVMCI 50 define_pd_global(intx, CodeEntryAlignment, 32); 51 #else 52 define_pd_global(intx, CodeEntryAlignment, 16); 53 #endif // COMPILER2 54 define_pd_global(intx, OptoLoopAlignment, 16); 55 define_pd_global(intx, InlineFrequencyCount, 100); 56 define_pd_global(intx, InlineSmallCode, 1000); 57 58 #define DEFAULT_STACK_YELLOW_PAGES (NOT_WINDOWS(2) WINDOWS_ONLY(3)) 59 #define DEFAULT_STACK_RED_PAGES (1) 60 61 #define MIN_STACK_YELLOW_PAGES DEFAULT_STACK_YELLOW_PAGES 62 #define MIN_STACK_RED_PAGES DEFAULT_STACK_RED_PAGES 63 64 #ifdef AMD64 65 // Very large C++ stack frames using solaris-amd64 optimized builds 66 // due to lack of optimization caused by C++ compiler bugs 67 #define DEFAULT_STACK_SHADOW_PAGES (NOT_WIN64(20) WIN64_ONLY(6) DEBUG_ONLY(+2)) 68 // For those clients that do not use write socket, we allow 69 // the min range value to be below that of the default 70 #define MIN_STACK_SHADOW_PAGES (NOT_WIN64(10) WIN64_ONLY(6) DEBUG_ONLY(+2)) 71 #else 72 #define DEFAULT_STACK_SHADOW_PAGES (4 DEBUG_ONLY(+5)) 73 #define MIN_STACK_SHADOW_PAGES DEFAULT_STACK_SHADOW_PAGES 74 #endif // AMD64 75 76 define_pd_global(intx, StackYellowPages, DEFAULT_STACK_YELLOW_PAGES); 77 define_pd_global(intx, StackRedPages, DEFAULT_STACK_RED_PAGES); 78 define_pd_global(intx, StackShadowPages, DEFAULT_STACK_SHADOW_PAGES); 79 80 define_pd_global(bool, RewriteBytecodes, true); 81 define_pd_global(bool, RewriteFrequentPairs, true); 82 83 #ifdef _ALLBSD_SOURCE 84 define_pd_global(bool, UseMembar, true); 85 #else 86 define_pd_global(bool, UseMembar, false); 87 #endif 88 89 // GC Ergo Flags 90 define_pd_global(size_t, CMSYoungGenPerWorker, 64*M); // default max size of CMS young gen, per GC worker thread 91 92 define_pd_global(uintx, TypeProfileLevel, 111); 93 94 define_pd_global(bool, PreserveFramePointer, false); 95 96 #define ARCH_FLAGS(develop, product, diagnostic, experimental, notproduct, range, constraint) \ 97 \ 98 develop(bool, IEEEPrecision, true, \ 99 "Enables IEEE precision (for INTEL only)") \ 100 \ 101 product(bool, UseStoreImmI16, true, \ 102 "Use store immediate 16-bits value instruction on x86") \ 103 \ 104 product(intx, UseAVX, 99, \ 105 "Highest supported AVX instructions set on x86/x64") \ 106 range(0, 99) \ 107 \ 108 product(bool, UseCLMUL, false, \ 109 "Control whether CLMUL instructions can be used on x86/x64") \ 110 \ 111 diagnostic(bool, UseIncDec, true, \ 112 "Use INC, DEC instructions on x86") \ 113 \ 114 product(bool, UseNewLongLShift, false, \ 115 "Use optimized bitwise shift left") \ 116 \ 117 product(bool, UseAddressNop, false, \ 118 "Use '0F 1F [addr]' NOP instructions on x86 cpus") \ 119 \ 120 product(bool, UseXmmLoadAndClearUpper, true, \ 121 "Load low part of XMM register and clear upper part") \ 122 \ 123 product(bool, UseXmmRegToRegMoveAll, false, \ 124 "Copy all XMM register bits when moving value between registers") \ 125 \ 126 product(bool, UseXmmI2D, false, \ 127 "Use SSE2 CVTDQ2PD instruction to convert Integer to Double") \ 128 \ 129 product(bool, UseXmmI2F, false, \ 130 "Use SSE2 CVTDQ2PS instruction to convert Integer to Float") \ 131 \ 132 product(bool, UseUnalignedLoadStores, false, \ 133 "Use SSE2 MOVDQU instruction for Arraycopy") \ 134 \ 135 product(bool, UseFastStosb, false, \ 136 "Use fast-string operation for zeroing: rep stosb") \ 137 \ 138 /* Use Restricted Transactional Memory for lock eliding */ \ 139 product(bool, UseRTMLocking, false, \ 140 "Enable RTM lock eliding for inflated locks in compiled code") \ 141 \ 142 experimental(bool, UseRTMForStackLocks, false, \ 143 "Enable RTM lock eliding for stack locks in compiled code") \ 144 \ 145 product(bool, UseRTMDeopt, false, \ 146 "Perform deopt and recompilation based on RTM abort ratio") \ 147 \ 148 product(uintx, RTMRetryCount, 5, \ 149 "Number of RTM retries on lock abort or busy") \ 150 range(0, max_uintx) \ 151 \ 152 experimental(intx, RTMSpinLoopCount, 100, \ 153 "Spin count for lock to become free before RTM retry") \ 154 \ 155 experimental(intx, RTMAbortThreshold, 1000, \ 156 "Calculate abort ratio after this number of aborts") \ 157 \ 158 experimental(intx, RTMLockingThreshold, 10000, \ 159 "Lock count at which to do RTM lock eliding without " \ 160 "abort ratio calculation") \ 161 \ 162 experimental(intx, RTMAbortRatio, 50, \ 163 "Lock abort ratio at which to stop use RTM lock eliding") \ 164 \ 165 experimental(intx, RTMTotalCountIncrRate, 64, \ 166 "Increment total RTM attempted lock count once every n times") \ 167 \ 168 experimental(intx, RTMLockingCalculationDelay, 0, \ 169 "Number of milliseconds to wait before start calculating aborts " \ 170 "for RTM locking") \ 171 \ 172 experimental(bool, UseRTMXendForLockBusy, true, \ 173 "Use RTM Xend instead of Xabort when lock busy") \ 174 \ 175 /* assembler */ \ 176 product(bool, Use486InstrsOnly, false, \ 177 "Use 80486 Compliant instruction subset") \ 178 \ 179 product(bool, UseCountLeadingZerosInstruction, false, \ 180 "Use count leading zeros instruction") \ 181 \ 182 product(bool, UseCountTrailingZerosInstruction, false, \ 183 "Use count trailing zeros instruction") \ 184 \ 185 product(bool, UseBMI1Instructions, false, \ 186 "Use BMI1 instructions") \ 187 \ 188 product(bool, UseBMI2Instructions, false, \ 189 "Use BMI2 instructions") 190 #endif // CPU_X86_VM_GLOBALS_X86_HPP